Implement a comparator circuit for two DATE 3-bit numbers using only 2-input NAND gates. PAGENO. EXPT.NO. Name: - Imon Ray Roll: - 0020 10501098 Dept: - CSE That Is A comparator Circuit? A comparator circuit is used to compare magnitude of two n-bit binary numbers. # Here, He Hill implement a 3-bit comparator circuit # Let, the two 3-bit numbers are A and B # There will be three possibilities = 1) A=B, 2) A>B, 3) A<B # A = A2 A1 A0 and  $B = B_0 B_1 B_0$ 3-61E comparator circuit A-B A>B A<B For A=B In this case, corresponding bits will be equal  $A_2 = B_2$  and  $A_1 = B_1$  and  $A_0 = B_0$ @ He can use XNOR to implement equality of bits (Omax) Here 1  $(Output) = (A_2 \bigcirc B_2) \cdot (A_1 \bigcirc B_1) \cdot (A_0 \bigcirc B_0)$ Teacher's Signature .....

DATE

PAGE NO. 2

EXPT.NO.

For A>B

case I:  $\rightarrow$  If  $A_2 > B_2$ 

 $\Rightarrow A_2 = 1$  and  $B_2 = 0 \Rightarrow 0$  output  $= A_2 \overline{B}_2$ 

(other bit values doesn't matter)

Case II: >

If  $A_2 = B_2$  and  $A_1 > B_1$ 

 $A_2 \bigcirc B_2 = 1$  and  $A_1 = 1$  and  $B_1 = 0$ 

output > A, B, (A,B, +A,B)

Case II: >

If  $A_2=B_2$  and  $A_1=B_1$  and  $A_0>B_0$ 

: output = AoBo (AB, +AB,) (AB2 + ABB2)

So, Final Output for A>B

 $= A_{2}\overline{B}_{2} + A_{1}\overline{B}_{1}(\overline{A}_{2}\overline{B}_{2} + A_{2}B_{2}) + A_{0}\overline{B}_{0}(\overline{A}_{1}\overline{B}_{1} + A_{1}B_{1}).$ 

(ALB2 +A2B2)

For A < B

Case  $I: \rightarrow If A_2 < B_2$ 

: output = A2B2

case II: >

If  $A_2 = B_2$  and  $A_1 < B_1$ 

output = ABI (AZBZ + AZBZ)

Teacher's Signature .....

<u>Omax</u>®

|     |   |   | _ |   |
|-----|---|---|---|---|
| - 1 | ) | А |   | ŀ |

PAGE NO.

EXPT.NO.

|      | 111                                                              |   |   |
|------|------------------------------------------------------------------|---|---|
| Case | $\perp \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \! \!$ | - | フ |

= 
$$\overline{A_2}B_2 + \overline{A_1}B_1 (\overline{A_2}\overline{B_2} + A_2B_2) + \overline{A_0}B_0 (\overline{A_2}\overline{B_1} + A_2B_2) (\overline{A_1}\overline{B_1} + A_2B_1)$$

Now, I will implement the circuit using only two input NAND gates.

Omax

Teacher's Signature .....



FIRST OUTPUT: A=B | SECOND OUTPUT: A>B

THIRD OUTPUT: A<B

THREE BIT COMPARATOR CIRCUIT